0 0 0 0 0 1
1 0 0 0 1 1
2 0 0 1 0 1
3 0 0 1 1 0
4 0 1 0 0 1
5 0 1 0 1 0
6 0 1 1 0 1
7 0 1 1 1 0
8 1 0 0 0 1
9 1 0 0 1 0
10 1 0 1 0 0
11 1 0 1 1 0
12 1 1 0 0 0
13 1 1 0 1 0
14 1 1 1 0 1
15 1 1 1 1 0
0 0 0 0 0 1
1 0 0 0 1 1
2 0 0 1 0 1
4 0 1 0 0 1
6 0 1 1 0 1
8 1 0 0 0 1
14 1 1 1 0 1
Gruppe 0:
0 0 0 0 0 1
Gruppe 1:
1 0 0 0 1 1
2 0 0 1 0 1
4 0 1 0 0 1
8 1 0 0 0 1
Gruppe 2:
6 0 1 1 0 1
Gruppe 3:
14 1 1 1 0 1
0:1 0 0 0 -
0:2 0 0 - 0
0:4 0 - 0 0
0:8 - 0 0 0
2:6 0 - 1 0
4:6 0 1 - 0
6:14 - 1 1 0
0:1 0 0 0 -
0:2 0 0 - 0
4:6 0 1 - 0
0:4 0 - 0 0
2:6 0 - 1 0
0:8 - 0 0 0
6:14 - 1 1 0
Gruppe 0:
0:1 0 0 0 -
Gruppe 0:
0:2 0 0 - 0
Gruppe 1:
4:6 0 1 - 0
Gruppe 0:
0:4 0 - 0 0
Gruppe 1:
2:6 0 - 1 0
Gruppe 0:
0:8 - 0 0 0
Gruppe 2:
6:14 - 1 1 0
Gruppe 0:
0:1 0 0 0 -
Gruppe 0:
0:2 0 0 - 0
Gruppe 1:
4:6 0 1 - 0
0:2:4:6 0 - - 0
Gruppe 0:
0:4 0 - 0 0
Gruppe 1:
2:6 0 - 1 0
0:4:2:6 0 - - 0
Gruppe 0:
0:8 - 0 0 0
Gruppe 2:
6:14 - 1 1 0
0:1 0 0 0 -
0:2:4:6 0 - - 0
0:4:2:6 0 - - 0
0:8 - 0 0 0
6:14 - 1 1 0
0:1 0 0 0 -
0:2:4:6 0 - - 0
0:8 - 0 0 0
6:14 - 1 1 0
y <= (not x3 and not x2 and not x1) or
(not x3 and not x0) or
(not x2 and not x1 and not x0) or
(x2 and x1 and not x0);
y <= not (
(x3 or x2 or x1) and
(x3 or x0) and
(x2 or x1 or x0) and
(not x2 or not x1 or x0)
);
library ieee;
use ieee.std_logic_1164.all;
entity quine20240226 is
port (
x3, x2, x1, x0: in std_logic;
y: out std_logic
);
end;
architecture behaviour of quine20240226 is
begin
y <= (not x3 and not x2 and not x1) or
(not x3 and not x0) or
(not x2 and not x1 and not x0) or
(x2 and x1 and not x0);
end;
library ieee;
use ieee.std_logic_1164.all;
entity quine20240226testbench is
port (
y: out std_logic
);
end;
architecture behaviour of quine20240226testbench is
component quine20240226
port (
x3, x2, x1, x0: in std_logic;
y: out std_logic
);
end component;
signal x3, x2, x1, x0: std_logic;
begin
q: quine20240226 PORT MAP (x3=>x3, x2=>x2, x1=>x1, x0=>x0, y=>y);