/media/sda-magnetic/david/Dokumente-16-2024-08-01/informatikUmathematik/vhdl20240430/quine20240415.txt


 0 0 0 0 0    0
 1 0 0 0 1    0
 2 0 0 1 0    0
 3 0 0 1 1    0
 4 0 1 0 0    0
 5 0 1 0 1    1
 6 0 1 1 0    1
 7 0 1 1 1    1
 8 1 0 0 0    1
 9 1 0 0 1    1
10 1 0 1 0    1
11 1 0 1 1    0
12 1 1 0 0    0
13 1 1 0 1    1
14 1 1 1 0    1
15 1 1 1 1    0


 5 0 1 0 1    1
 6 0 1 1 0    1
 7 0 1 1 1    1
 8 1 0 0 0    1
 9 1 0 0 1    1
10 1 0 1 0    1
13 1 1 0 1    1
14 1 1 1 0    1


Gruppe 1:
 8 1 0 0 0    1
Gruppe 2:
 5 0 1 0 1    1
 6 0 1 1 0    1
 9 1 0 0 1    1
10 1 0 1 0    1
Gruppe 3:
 7 0 1 1 1    1
13 1 1 0 1    1
14 1 1 1 0    1

8:9         1 0 0 -
8:10        1 0 - 0
5:7         0 1 - 1
5:13        - 1 0 1
6:7         0 1 1 -
6:14        - 1 1 0
9:13        1 - 0 1
10_14       1 - 1 0


8:9         1 0 0 -
6:7         0 1 1 -
8:10        1 0 - 0
5:7         0 1 - 1
9:13        1 - 0 1
10_14       1 - 1 0
5:13        - 1 0 1
6:14        - 1 1 0



Gruppe 1:
8:9         1 0 0 -
Gruppe 2:
6:7         0 1 1 -

Gruppe 1:
8:10        1 0 - 0
Gruppe 2:
5:7         0 1 - 1

Gruppe 2:
9:13        1 - 0 1
10_14       1 - 1 0

Gruppe 2:
5:13        - 1 0 1
6:14        - 1 1 0



8:9         1 0 0 -
6:7         0 1 1 -
8:10        1 0 - 0
5:7         0 1 - 1
9:13        1 - 0 1
10_14       1 - 1 0
5:13        - 1 0 1
6:14        - 1 1 0


                5   6   7   8   9   10  13  14
8:9                         *   *
6:7                 *   *
8:10                        *       *
5:7             *       *
9:13                            *       *
10_14                               *       *
5:13            *                       *
6:14                *                       *




                5   6   7   8   9   10  13  14
8:9                         *   *                       K
6:7                 *   *                               K
8:10                        *       *                   K
5:7             *       *                               K
9:13                            *       *               K
10_14                               *       *           K
5:13            *                       *               K
6:14                *                       *           K


                5   6   7   8   9   10  13  14
6:7                 *   *
8:10                        *       *
5:7             *       *
9:13                            *       *
10_14                               *       *



6:7         0 1 1 -
8:10        1 0 - 0
5:7         0 1 - 1
9:13        1 - 0 1
10_14       1 - 1 0


    y <=    (not x3 and x2 and x1) or
            (x3 and not x2 and not x0) or
            (not x3 and x2 and x0) or
            (x3 and not x1 and x0) or
            (x3 and x1 and not x0);

library ieee;
use ieee.std_logic_1164.all;

entity quine20240415 is
port (
    x3, x2, x1, x0: in std_logic;
    y: out std_logic
);
end;

architecture behaviour of quine20240415 is
begin
    y <=    (not x3 and x2 and x1) or
            (x3 and not x2 and not x0) or
            (not x3 and x2 and x0) or
            (x3 and not x1 and x0) or
            (x3 and x1 and not x0);
end;

library ieee;
use ieee.std_logic_1164.all;

entity quine20240415testbench is
port (
    y: out std_logic
);
end;

architecture behaviour of quine20240415testbench is
    component quine20240415
    port (
        x3, x2, x1, x0: in std_logic;
        y: out std_logic
    );
    end component;
    signal x3, x2, x1, x0: std_logic;
begin
    q: quine20240415 PORT MAP (x3=>x3, x2=>x2, x1=>x1, x0=>x0, y=>y);