/media/sda-magnetic/david/Dok-15-2023-11-27/fernuni-hagen/cs-i-ii/old-cs-2-01/informatik2/lex-yacc-bash-etc/all200041.txt


mov
lea
xchg
add
adc
sub
sbb
mul
div
neg
inc
dec
and
or
xor
not
lods
lodsb
lodsw
lodsd
stos
stosb
stosw
stosd
movs
movsb
movsw
movsd
jmp
cmp
call 
ret
int
iret 
je
jne
jg
jng
jge
jnge
jl
jnl
jle
jnle
ja
jna
jae
jnae
jb
jnb
jbe
jnbe
jz
jnz
jc
jnc
in
out
push 
pop

ax
bx
cx
dx
sp
bp
si
di

cs
ds
ss
es

carry 
zero
sign 
overflow 

Sockel 423
Sockel 478
Sockel 775

1156
1155
1151
1150
1200

Westmare (Clarkdale)
Sandy Bridge 
Ivy Bridge 
Haswell-DT 
Sky-Lake-S 
Kaby Lake-S
Comet Lake-S
Coffee Lake-S

Intel-Core-i3-530
Intel-Core-i3-540
Intel-Core-i3-550
Intel-Core-i3-560
Intel-Core-i3-21xx
Intel-Core-i3-32xx
Intel-Core-i3-41xx
Intel-Core-i3-43xx
Intel-Core-i3-60xx
Intel-Core-i3-61xx
Intel-Core-i3-63xx
Intel-Core-i3-71xx
Intel-Core-i3-73xx
Intel-Core-i3-81xx
Intel-Core-i3-83xx
Intel-Core-i3-91xx
Intel-Core-i3-93xx
Intel-Core-i3-101xx
Intel-Core-i3-103xx

DDR-200         PC-1600
DDR-266         PC-2100
DDR-333         PC-2700
DDR-400         PC-3200
DDR2-...        PC2-...
DDR3-...        PC3-...
DDR4-...        PC4-...
DDR5-...        PC5-...

8020
8021
8022
8035
8039
8040
8048
8049
8050
8648
8748
8749 

8031
8032
8051
8052
8751
8752

add
addc
anl
orl
xrl
da
swap
clr
cpl
inc
dec
rr
rrc
rl
rlc

mov 
lds 
ld 
ldd
sts
st
std
in
out
push
pop 
lmp

PIC 8259A - Programmable Interrupt Controller 

Eingänge: IR0 bis IR7

D0 bis D7 mit den acht niederwertigsten Leiterbahnen des Datenbusses verbunden 
INTA von CPU und Controller verbunden 
INT und INTR der CPU

VCC, GND
D7 .. D0
IR7 .. IR0
-CS
-WR
-RD
-EN/-SP
INT 
-INT 
CAS 0, CAS 1, CAS 2
A0

PIT 8253 - Programmable Intervall Timer 
VCC, GND
D7 .. D0
A1, A0
-CS
-WR
-RD
CLK 2, OUT 2, GATE 2
CLK 1, OUT 1, GATE 1
CLK 0, OUT 0, GATE 0

8257/8237 Programmierbarer DMA-Baustein 

8255 Programmierbarer paralleler Ein- und Ausgabebaustein